# Hex Level Shifter for TTL to CMOS or CMOS to CMOS

The MC14504B is a hex non–inverting level shifter using CMOS technology. The level shifter will shift a TTL signal to CMOS logic levels for any CMOS supply voltage between 5 and 15 volts. A control input also allows interface from CMOS to CMOS at one logic level to another logic level: Either up or down level translating is accomplished by selection of power supply levels  $V_{DD}$  and  $V_{CC}$ . The  $V_{CC}$  level sets the input signal levels while  $V_{DD}$  selects the output voltage levels.

#### **Features**

- UP Translates from a Low to a High Voltage or DOWN Translates from a High to a Low Voltage
- Input Threshold Can Be Shifted for TTL Compatibility
- No Sequencing Required on Power Supplies or Inputs for Power Up or Power Down
- 3 to 18 Vdc Operation for V<sub>DD</sub> and V<sub>CC</sub>
- Diode Protected Inputs to V<sub>SS</sub>
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Pb-Free Packages are Available\*

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| $V_{DD}$                           | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub>                    | Input Voltage Range (DC or Transient)             | -0.5 to +18.0                 | V    |
| V <sub>out</sub>                   | Output Voltage Range (DC or Transient)            | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)          | 260                           | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



#### ON Semiconductor®

#### MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648 <sup>16</sup>**ሉሉሉሉሉሉሉ** MC14504BCP o AWLYYWWG 1 ፑፑፑፑፑፑፑፑ



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F





SOEIAJ-16 F SUFFIX CASE 966



A = Assembly Location

 $\begin{array}{ll} \text{WL, L} &= \text{Wafer Lot} \\ \text{YY, Y} &= \text{Year} \\ \text{WW, W} &= \text{Work Week} \\ \text{G} &= \text{Pb-Free Indicator} \end{array}$ 

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **PIN ASSIGNMENT** 15 | F<sub>out</sub> 14 | F<sub>in</sub> 3 B<sub>out</sub> [ 13 MODE $B_{\text{in}}$ 5 12 | E<sub>out</sub> 11 | E<sub>in</sub> Cout [ 6 10 D<sub>out</sub> C<sub>in</sub> 7 V<sub>SS</sub> [ 9 D<sub>in</sub> 8

### LOGIC DIAGRAM



| Mode Select          | Input Logic<br>Levels | Output Logic<br>Levels |
|----------------------|-----------------------|------------------------|
| 1 (V <sub>CC</sub> ) | TTL                   | CMOS                   |
| 0 (V <sub>SS</sub> ) | CMOS                  | CMOS                   |

1/6 of package shown.

# **ORDERING INFORMATION**

| Device       | Package                             | Shipping <sup>†</sup>    |  |
|--------------|-------------------------------------|--------------------------|--|
| MC14504BCP   | PDIP-16                             | 500 Units / Rail         |  |
| MC14504BCPG  | PDIP-16<br>(Pb-Free)                | 500 Units / Rail         |  |
| MC14504BD    | SOIC-16                             | 48 Units / Rail          |  |
| MC14504BDG   | SOIC-16<br>(Pb-Free)                | 48 Units / Rail          |  |
| MC14504BDR2  | SOIC-16                             | 2500 Units / Tape & Reel |  |
| MC14504BDR2G | 2G SOIC-16 2500 Units / T (Pb-Free) |                          |  |
| MC14504BDT   | TSSOP-16*                           | 96 Units / Rail          |  |
| MC14504BDTR2 | TSSOP-16*                           | 2500 Units / Tape & Reel |  |
| MC14504BF    | SOEIAJ-16                           | 50 Units / Rail          |  |
| MC14504BFEL  | SOEIAJ-16                           | 2000 Units / Tape & Reel |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>This package is inherently Pb-Free.

 $\textbf{ELECTRICAL CHARACTERISTICS} \ (Voltages \ Referenced \ to \ V_{SS})$ 

|                                                                                                                                                                                                                                                                                      |                                       | v                              | V                          | - 55°C                           |                                 | 25°C                             |                                    |                                 | 125°C                            |                                 |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------|----------------------------|----------------------------------|---------------------------------|----------------------------------|------------------------------------|---------------------------------|----------------------------------|---------------------------------|------|
| Characteristic                                                                                                                                                                                                                                                                       | Symbol                                | V <sub>CC</sub><br>Vdc         | V <sub>DD</sub><br>Vdc     | Min                              | Max                             | Min                              | Typ<br>(Note 2)                    | Max                             | Min                              | Max                             | Unit |
| Output Voltage "0" Leve                                                                                                                                                                                                                                                              | JOL                                   | -<br>-<br>-                    | 5.0<br>10<br>1 5           | -<br>-<br>-                      | 0.05<br>0.05<br>0.05            | -<br>-<br>-                      | 0<br>0<br>0                        | 0.05<br>0.05<br>0.05            | -<br>-<br>-                      | 0.05<br>0.05<br>0.05            | Vdc  |
| V <sub>in</sub> = V <sub>CC</sub> "1" Leve                                                                                                                                                                                                                                           | V <sub>OH</sub>                       | -<br>-<br>-                    | 5.0<br>10<br>15            | 4.95<br>9.95<br>14.95            | -<br>-<br>-                     | 4.95<br>9.95<br>14.95            | 5.0<br>10<br>15                    | -<br>-<br>-                     | 4.95<br>9.95<br>14.95            | -<br>-<br>-                     | Vdc  |
| Input Voltage "0" Level ( $V_{OL}$ = 1.0 Vdc) TTL-CMOS ( $V_{OL}$ = 1.5 Vdc) TTL-CMOS ( $V_{OL}$ = 1.0 Vdc) CMOS-CMOS ( $V_{OL}$ = 1.5 Vdc) CMOS-CMOS ( $V_{OL}$ = 1.5 Vdc) CMOS-CMOS                                                                                                | V <sub>IL</sub>                       | 5.0<br>5.0<br>5.0<br>5.0<br>10 | 10<br>15<br>10<br>15<br>15 | -<br>-<br>-<br>-                 | 0.8<br>0.8<br>1.5<br>1.5<br>3.0 | -<br>-<br>-<br>-                 | 1.3<br>1.3<br>2.25<br>2.25<br>4.5  | 0.8<br>0.8<br>1.5<br>1.5<br>3.0 | -<br>-<br>-<br>-                 | 0.8<br>0.8<br>1.4<br>1.5<br>2.9 | Vdc  |
| $\begin{tabular}{ll} \hline & & & & & & & & \\ \hline & (V_{OH}=9.0~Vdc)~TTL-CMOS \\ & (V_{OH}=13.5~Vdc)~TTL-CMOS \\ & (V_{OH}=9.0~Vdc)~CMOS-CMOS \\ & (V_{OH}=13.5~Vdc)~CMOS-CMOS \\ & (V_{OH}=13.5~Vdc)~CMOS-CMOS \\ \hline & (V_{OH}=13.5~Vdc)~CMOS-CMOS \\ \hline \end{tabular}$ | V <sub>IH</sub>                       | 5.0<br>5.0<br>5.0<br>5.0<br>10 | 10<br>15<br>10<br>15<br>15 | 2.0<br>2.0<br>3.6<br>3.6<br>7.1  | -<br>-<br>-<br>-                | 2.0<br>2.0<br>3.5<br>3.5<br>7.0  | 1.5<br>1.5<br>2.75<br>2.75<br>5.5  | -<br>-<br>-<br>-                | 2.0<br>2.0<br>3.5<br>3.5<br>7.0  | -<br>-<br>-<br>-                | Vdc  |
| Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) Source (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc)                                                                                                                                         | ІОН                                   | -<br>-<br>-<br>-               | 5.0<br>5.0<br>10<br>15     | - 3.0<br>-0.64<br>- 1.6<br>- 4.2 | -<br>-<br>-<br>-                | - 2.4<br>-0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | -<br>-<br>-<br>-                | - 1.7<br>-0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-<br>-                | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$ Sinle $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$                                                                                                                                                                                         | I <sub>OL</sub>                       | -<br>-<br>-                    | 5.0<br>10<br>15            | 0.64<br>1.6<br>4.2               | -<br>-<br>-                     | 0.51<br>1.3<br>3.4               | 0.88<br>2.25<br>8.8                | -<br>-<br>-                     | 0.36<br>0.9<br>2.4               | -<br>-<br>-                     | mAdc |
| Input Current                                                                                                                                                                                                                                                                        | l <sub>in</sub>                       | -                              | 15                         | -                                | ± 0.1                           | -                                | ±0.00001                           | ± 0.1                           | _                                | ± 1.0                           | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                                                                                                                                              | C <sub>in</sub>                       | ı                              | _                          | _                                | _                               | -                                | 5.0                                | 7.5                             | _                                | _                               | pF   |
| Quiescent Current<br>(Per Package)<br>CMOS-CMOS Mode                                                                                                                                                                                                                                 | I <sub>DD</sub> or<br>I <sub>CC</sub> |                                | 5.0<br>10<br>15            | -<br>-<br>-                      | 0.05<br>0.10<br>0.20            | -<br>-<br>-                      | 0.0005<br>0.0010<br>0.0015         | 0.05<br>0.10<br>0.20            | -<br>-<br>-                      | 1.5<br>3.0<br>6.0               | μAdc |
| Quiescent Current<br>(Per Package)<br>TTL-CMOS Mode                                                                                                                                                                                                                                  | I <sub>DD</sub>                       | 5.0<br>5.0<br>5.0              | 5.0<br>10<br>15            | -<br>-<br>-                      | 0.5<br>1.0<br>2.0               | -<br>-<br>-                      | 0.0005<br>0.0010<br>0.0015         | 0.5<br>1.0<br>2.0               | -<br>-<br>-                      | 3.8<br>7.5<br>15                | μAdc |
| Quiescent Current<br>(Per Package)<br>TTL-CMOS Mode                                                                                                                                                                                                                                  | I <sub>CC</sub>                       | 5.0<br>5.0<br>5.0              | 5.0<br>10<br>15            | -<br>-<br>-                      | 5.0<br>5.0<br>5.0               | -<br>-<br>-                      | 2.5<br>2.5<br>2.5                  | 5.0<br>5.0<br>5.0               | -<br>-<br>-                      | 6.0<br>6.0<br>6.0               | mAdc |

<sup>2.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

SWITCHING CHARACTERISTICS ( $C_L = 50 \ pF, \ T_A = 25^{\circ}C$ )

|                                | Symbol                              | Shifting Mode     | .,                     | V <sub>DD</sub><br>Vdc | Limits |                 |     |      |
|--------------------------------|-------------------------------------|-------------------|------------------------|------------------------|--------|-----------------|-----|------|
| Characteristic                 |                                     |                   | V <sub>CC</sub><br>Vdc |                        | Min    | Typ<br>(Note 3) | Max | Unit |
| Propagation Delay, High to Low | t <sub>PHL</sub>                    | TTL - CMOS        | 5.0                    | 10                     | _      | 140             | 280 | ns   |
|                                |                                     | $V_{DD} > V_{CC}$ | 5.0                    | 15                     | -      | 140             | 280 |      |
|                                |                                     | CMOS - CMOS       | 5.0                    | 10                     | -      | 120             | 240 |      |
|                                |                                     | $V_{DD} > V_{CC}$ | 5.0                    | 15                     | _      | 120             | 240 |      |
|                                |                                     |                   | 10                     | 15                     | -      | 70              | 140 |      |
|                                |                                     | CMOS - CMOS       | 10                     | 5.0                    | _      | 185             | 370 |      |
|                                |                                     | $V_{CC} > V_{DD}$ | 15                     | 5.0                    | -      | 185             | 370 |      |
|                                |                                     |                   | 15                     | 10                     | -      | 175             | 350 |      |
| Propagation Delay, Low to High | t <sub>PLH</sub>                    | TTL - CMOS        | 5.0                    | 10                     | _      | 170             | 340 | ns   |
|                                |                                     | $V_{DD} > V_{CC}$ | 5.0                    | 15                     | -      | 160             | 320 |      |
|                                |                                     | CMOS - CMOS       | 5.0                    | 10                     | -      | 170             | 340 |      |
|                                |                                     | $V_{DD} > V_{CC}$ | 5.0                    | 15                     | _      | 170             | 340 |      |
|                                |                                     |                   | 10                     | 15                     | -      | 100             | 200 |      |
|                                |                                     | CMOS - CMOS       | 10                     | 5.0                    | _      | 275             | 550 |      |
|                                |                                     | $V_{CC} > V_{DD}$ | 15                     | 5.0                    | -      | 275             | 550 |      |
|                                |                                     |                   | 15                     | 10                     | -      | 145             | 290 |      |
| Output Rise and Fall Time      | t <sub>TLH</sub> , t <sub>THL</sub> | ALL               | -                      | 5.0                    | -      | 100             | 200 | ns   |
|                                |                                     |                   | _                      | 10                     | -      | 50              | 100 |      |
|                                |                                     |                   | _                      | 15                     | _      | 40              | 80  |      |

<sup>3.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Input Switchpoint CMOS to CMOS Mode





Figure 2. Input Switchpoint TTL to CMOS Mode



### **PACKAGE DIMENSIONS**

#### PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE

- MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

| _   |       |       | -        |        |  |
|-----|-------|-------|----------|--------|--|
|     | INC   | HES   | MILLIN   | IETERS |  |
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27     | BSC    |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| М   | 0°    | 10 °  | 0°       | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

### SOIC-16 **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIGN.

- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS            | INC   | HES   |  |
|-----|--------|-------------------|-------|-------|--|
| DIM | MIN    | MAX               | MIN   | MAX   |  |
| Α   | 9.80   | 10.00             | 0.386 | 0.393 |  |
| В   | 3.80   | 4.00              | 0.150 | 0.157 |  |
| С   | 1.35   | 1.75              | 0.054 | 0.068 |  |
| D   | 0.35   | 0.49              | 0.014 | 0.019 |  |
| F   | 0.40   | 1.25              | 0.016 | 0.049 |  |
| G   | 1.27   | 1.27 BSC 0.050 BS |       | BSC   |  |
| J   | 0.19   | 0.25              | 0.008 | 0.009 |  |
| K   | 0.10   | 0.25              | 0.004 | 0.009 |  |
| M   | 0°     | 7°                | 0°    | 7°    |  |
| P   | 5.80   | 6.20              | 0.229 | 0.244 |  |
| R   | 0.25   | 0.50              | 0.010 | 0.019 |  |